

# An Accurate and Practical Small-Signal Model for Current-Mode Control

## ABSTRACT

Past models of current-mode control have sufferered from either insufficient accuracy to properly predict the effects of current-mode control, or from analytical complexity that renders them inaccessible to the power supply designer. This paper combines the accuracy of sampled-data modeling with the simplicity of conventional pole-zero representation. As a result, it offers a current-mode control model which is accurate to half the switching frequency, and practical for everyday use. All of the small-signal characteristics of current-mode control are predicted, including low-frequency effects, and high-frequency subharmonic oscillation which can occur even at duty cycles of less than 0.5. In addition to the conventional dominant pole response of other current-mode models, a pair of poles is produced at half the switching frequency, the Q of which determines the amount of subharmonic oscillation.

# I. Introduction

Current-mode control has been used in switching power supplies for many years. Numerous attempts have been made to characterize this control system with small-signal models, all with limited degrees of accuracy or usefulness. Some continuous-time models [1-3] provide low-frequency models for the system, but they need to address the well-known phenomenon of current-loop instability as a separate issue. Other models [4] have attempted to explain this instability through a modulator gain model, but predictions are not confirmed by measurements. Conclusions based on this model presented in [5] give misleading information about the design of current-mode systems. Exact discrete-time and sampled-data models [6,7] can accurately predict responses, but they provide very little design insight due to their complex formulations.

In this paper, the accuracy of sampled-data modeling is combined with the simplicity of the model of the three-terminal PWM switch [8] to provide a complete model which accurately predicts characteristics from dc to half the switching frequency. It is shown that an approximation to sampled-data results can provide a simple, accurate model with a finite number of poles. Feedforward gain terms from voltages applied across the inductor during on and off times of the power switch are derived to complete the analysis. Experimental results are presented to confirm the validity of the new model.

### II. Voltage-Mode Control Modeling

Recent advances in analysis [8] have provided a flexible small-signal model which replaces the nonlinear switching action of the converter with a simple equivalent circuit. This small-signal circuit remains invariant in the different PWM converters and is easy to use. Fig. 1 shows the invariant PWM three-terminal switch model developed in [8].



*Fig. 1. PWM Three-Terminal Small-Signal Switch Model:* This model can be used for all two-switch *PWM converters operating in the continuous conduction mode. The source quantities are determined by the dc operating conditions of the power stage.* 

The voltage source is determined by the steady-state dc voltage across the active and passive terminals, and by the duty cycle of the power stage. The current source is determined by the steady-state dc current,  $I_c$ , out of the common terminal of the three-terminal model. These quantities will depend upon the input voltage, output voltage, and steady-state inductor current of the converter in which the model is placed. Fig. 2 shows the PWM switch model configured for the buck, boost, and flyback circuits. Point-by-point substitution of the model of Fig. 1 into the PWM block gives the small-signal model of the power stage.

The duty cycle, d, for control of the converter is typically generated with a control voltage and a reference ramp clocked at the desired switching frequency. A naturally-sampled duty cycle modulator is shown in Fig. 3. A sawtooth ramp of slope  $S_e$  intersects a control voltage,  $v_c$ , to produce the control parameter duty cycle, d. The small-signal model for this modulator has been found [9] to be

$$F_m = \frac{d}{V_c} = \frac{1}{S_e T_s} \tag{1}$$

where  $T_s$  is the switching period. The model in Fig. 2, when combined with the duty-cycle modulator gain,  $F_m$ , gives small-signal transfer functions which can be shown experimentally to be accurate to half the switching frequency.



Fig. 2. PWM Converters with Switch Model Inserted: Point-by-point substitution of the model of Fig. 1 gives the complete power stage small-signal model for the (a) buck, (b) boost, and (c) flyback converters.



Fig. 3. Naturally-Sampled Duty-Cycle Modulator: The naturally-sampled modulator for single-loop control, consisting of a sawtooth ramp waveform intersecting a voltage reference, is modeled with a simple gain block,  $F_m$ .

## III. Current-Mode Control Modeling

Fig. 4 shows a current-mode control modulation scheme. A constant-frequency clock initiates the on time of the switch, and the modulator ramp, provided by the sensed current, intersects a threshold to turn the switch off. An external ramp is added to the current waveform to provide design flexibility and stabilize the current feedback loop [1-4].



Fig. 4. Current-Mode Control Modulator: The ramp of the sensed current signal is summed with a sawtooth ramp, and compared with a reference voltage to control the duty cycle.

If the combined modulator slope, given by the sum of the external ramp and the current ramp, is the same as for voltage-mode control, the modulator gain for current-mode control remains the same as for voltage-mode control. The modulator gain of the circuit is then

$$F_m = \frac{1}{(S_n + S_e)T_s} = \frac{1}{m_c S_n T_s}$$
(2)

where

$$m_c = 1 + \frac{S_e}{S_n} \tag{3}$$

and  $S_n$  is the on-time slope of the current-sense waveform. This modulator gain is different from that found in [1] and [4], resulting in very significant changes to the models. The power stage model, of course, is not affected by the presence of a different control circuit. Gain terms which model the action of the control circuit only should account for all the phenomena of current-mode control.

Fig. 5 shows a complete block diagram for PWM circuits with current-mode control. The power stage model remains the same as that in Fig. 2, and gain blocks  $R_i$  and  $H_e(s)$  represent the current feedback.  $R_i$  is the linear gain of the current-sense network, and  $H_e(s)$  will be used to model the sampling action of current-mode control. As will be seen later, proper approximation for this sampling block results in a powerful new small-signal model. Gains  $k'_f$  and  $k'_r$  provide feedforward of voltages across the inductor during the on and off-times of the converter, respectively. These gain paths are created by feedback of the inductor current, the slope of which depends upon the voltages applied to the inductor. The voltages  $v_{on}$  and  $v_{off}$  are, in general, linear combinations of other voltages in the circuit. Earlier models [1,14] used feedforward from input and output voltages of the converters. This can yield

the same results, but the model then changes for each different topology. The method used in this paper produces invariant gains for any converter.



Fig. 5. Complete Small-Signal Model for Current-Mode Control: The appropriate power stage model from Fig. 2 is used. Feedback paths  $k'_f$  and  $k'_r$  are created by closing the current feedback path. Gain block  $H_e(s)$  represents the sampling action of the converter. The external ramp added to the circuit only affects the modulator gain,  $F_m$ .

The model of Fig. 5 remains the same for either current-mode control and for voltage-mode control. With no current feedback,  $R_i$ , and the effect of the current loop and gain blocks  $k'_f$  and  $k'_r$  are zero. This provides great convenience in circuit modeling; a single circuit model can be used, regardless of the control scheme.

# **IV. Sampled-Data Current-Feedback Transfer Function**

The power stage model of Fig. 2 provides accurate transfer functions with voltage-mode control without using any discrete-time or sampled-data modeling. However, current-mode control exhibits characteristics which can only be explained with discrete-time modeling. It is not necessary to attempt to model the complete power stage with discrete-time or sampled-data analysis. Only the current-sampling function needs to be modeled, and then converted into continuous-time representation and combined with the rest of the power stage and feedback models. The purpose of this section is to find the sampling gain,  $H_e(s)$ , of the model of Fig. 5.

For discrete-time analysis, the voltages applied across the inductor are kept constant, and the control-to-inductor current transfer function is derived *with the current-feedback loop closed*. This transfer function is independent of converter topology. With the inductor voltages fixed, the circuit shown in Fig. 6 results for all converters which can be modeled with the PWM switch. (For two-state converters, keeping the inductor voltages constant corresponds to fixing the input and output voltages of the converter.)



Fig. 6. Small-Signal Model for all Power Stages with Fixed Voltages: When the voltages applied to the inductor during the on-time and the off-time of the power switch are fixed, the current-mode model reduces to this simple form, common to all converters which can be modeled with the PWM switch model.

Fig. 7 shows the sensed inductor current waveforms, scaled by feedback resistor  $R_i$ , with fixed voltages for constant-frequency control, with the clock initiating the on-time of the power switch. The solid line represents the steady-state condition, and the dashed line shows the perturbed waveform.



Fig. 7. Current-Mode Control Modulator Waveforms: Conditions for a change in control voltage,  $\hat{v}_c$ , are shown. The sensed current,  $i_s$ , is equal to the inductor current,  $i_L$ , scaled by the feedback gain  $R_i$ . The steady-state current-sense waveform is shown in solid lines, and the transient response is shown in dashed lines. Fig. 7(b) plots the exact perturbation from the steady-state current waveform, and Fig. 7(c) shows the equivalent first-order sample-and-hold system.

Fig. 7(b) shows the exact instantaneous perturbation of the inductor current from the steady-state condition, and Fig. 7(c) shows the approximate equivalent sample-and-hold system waveforms. The only difference in the actual perturbation and the equivalent sample-and-hold system is a slight variation in the sampling instant, and a finite slope in the exact current. These differences are minor, and the constant-frequency current-mode control system can be considered a sample-and-hold system with the sampling instant occurring at the intersection of the current signal and the reference waveform.

The discrete-time equation describing the equivalent sample-and-hold function is

$$\hat{i}_L(k+1) = -a\hat{i}_L(k) + \frac{1}{R_i(1+a)}\hat{v}_c(k+1)$$
(4)

where

$$a = \frac{S_F - S_e}{S_n + S_e} \tag{5}$$

The z-transform of Eq. (4) is given by

$$H(z) = \frac{\hat{i}_L(z)}{\hat{v}_c(z)} = \frac{(1+a)}{R_i} \frac{z}{z+a}$$
(6)

Current Mode Control Modeling

copyright 1999

Notice that, with  $S_n < S_f$  and no external ramp, the value of *a* is greater than unity, and the discrete-time system has a pole outside the unit circle. This explains the system instability at duty cycles greater than 0.5. However, the subharmonic instability can occur even at duty cycles lower than 0.5 when feedback compensation is added to the system, and this is discussed later.

The transformation of a first-order sample-and-hold system from discrete-time into continuous time is analyzed thoroughly in [10]. The continuous-time representation of the sample-and-hold circuit can be found from the z-transform expression by using the substitution  $z = e^{sT_s}$ , and multiplying by  $\frac{1}{sT_s(1-e^{-sT_s})}$ . The continuous-time representation of Eq. (6) is then given by:

$$H(s) = \frac{\hat{i}_{L}(s)}{\hat{v}_{c}(s)} = \frac{1}{R_{i}} \frac{(1+\alpha)}{sT_{s}} \frac{e^{sT_{s-1}}}{e^{sT_{s}+\alpha}}$$
(7)

Eq. (7) is now used with the circuit model of Fig. 6 to find the open-loop sampling gain  $H_e(s)$ . All of the other gains of Fig. 6 are defined, and the power stage model is the same as for voltage-mode control. The analysis results in:

$$H_e(s) = \frac{sT_s}{e^{sT_s} - 1} \tag{8}$$

It can be shown that this sampling gain is actually invariant for all converters using constant frequency, constant on-time, or constant off-time control [15]. This invariant equation can now be approximated to give a simple model.

# V. Continuous-Time Approximation to Sampled-Data Model

The sampled-data model has been realized before [6] for the high-frequency portion of the current-loop of just the buck converter, but it has never been exploited to its full potential. The exact continuous-time model of Eq. (8) has an infinite number of poles and zeros [6]. Since such a representation is not useful for design and analysis, applications of the sampled-data model have been limited.

Attempts to model all of the poles of the sampled-data model in Eq. (8) are neither necessary nor useful. In fact, it is only necessary to accurately model the sampled-data expression up to half the switching frequency. A complex pair of RHP zeros provides an accurate representation of the transfer function  $H_e(s)$ . This second-order model of the sampled-data system can be chosen to match the exact equation at the lower and upper limits of the frequency range of interest, from dc to half the switching frequency.

The transfer function of this second-order model is

$$H_e(s) \approx 1 + \frac{s}{\omega_n Q_z} + \frac{s^2}{\omega_n^2}$$
(9)

where

$$Q_z = \frac{-2}{\pi} \tag{10}$$

and

$$\omega_n = \frac{\pi}{T_s} \tag{11}$$

Fig. 8 is a plot of the exact sampled-data model of Eq. (8) and the approximate second-order model of Eqs. (9-11). It can be seen that the approximate model is exact at dc and half the switching frequency, and deviates by less than 0.2 dB and 3 degrees at frequencies in between.



Fig. 8. Exact Sampled-Data Model and Quadratic Approximation: The exact and approximate expressions match exactly at dc and half the switching frequency, and differ by less than 0.2 dB and 3 degrees at all frequencies in between. The current loop gain is very accurately modeled, therefore, by a transfer function which has a pair of complex RHP zeros at half the switching frequency, in addition to the usual poles and zero of the current loop.

This new model gives the possibility of transfer functions which have more zeros than poles, as will be seen when the current loop gain is derived. The reason for this apparent anomaly is the choice of a model which is good only to half the switching frequency. If the model is extended to higher frequencies, more poles will be needed for accurate modeling of  $H_e(s)$ , and the number of zeros will not be greater than the number of poles. The extra zeros in the current feedback loop will cause additional poles in the closed-loop transfer functions, leading to the significant differences and usefulness of the new model.

# **VI. Complete Continuous-Time Model**

The new current-mode control model of Fig. 5 can now be completed with the derivation of gains  $k'_f$  and  $k'_r$ . The average inductor current of the circuit, used in the power stage model, is related to the instantaneous current, used in the modulator, through the current ripple. The current ripple is affected by both the voltage applied to the inductor during the on-time and the off-time of the circuit. The feedforward gains,  $k'_f$  and  $k'_r$ , are used to model this dependence. Referring to the steady-state waveforms of Fig. 7, the describing function for the inductor current is given by

$$R_i < i_L >= V_c - DT_s S_e - \frac{1}{2} S_f D' T_s$$
(12)

The quantity  $\langle iL \rangle$  denotes the average value of inductor current under steady-state conditions. This equation can be perturbed, assuming the off-time inductor voltage is constant, to obtain the dependence of inductor current on the on-time voltage. The gains of Fig. 5 can then be substituted to give the desired results for the gain  $k'_f$ . This derivation is performed in detail in [15].

Eq. (12) can also be perturbed, with the on-time voltage constant, to obtain the dependence of inductor current on the off-time voltage. The gains of Fig. 5 can then be substituted to give the desired value of  $k'_r$ . The values of both  $k'_f$  and  $k'_r$  are presented in the table below, together with a summary of the other parameters of the new current-mode model. With the derivations of  $k'_f$  and  $k'_r$ , the new current-mode control model is complete. This model can now be used for accurate analysis and design.

| $k_{f}^{\prime}$ | $\frac{-DT_{sR_i}}{L} \left[1 - \frac{D}{2}\right]$   |
|------------------|-------------------------------------------------------|
| $k'_r$           | $\frac{D^{\prime 2}T_{s}R_{i}}{2L}$                   |
| $F_m$            | $\frac{1}{(S_n+S_e)T_s}$                              |
| $H_e(s)$         | $1 + \frac{s}{\omega_n Q_z} + \frac{s^2}{\omega_n^2}$ |
|                  | $Q_z = \frac{-2}{\pi} \omega_n = \frac{\pi}{T_s}$     |

## VII. Transfer Functions of New Model

#### A. Buck Converter Example

The benefits and features of the new small-signal model are clearly demonstrated with an example. The buck converter shows some of the most interesting characteristics with current-mode control, so this converter was modeled, with the following parameters:

 $V_g = 11V \qquad V_0 = 5V$   $L = 37.5\mu H \qquad C = 400\mu F \qquad R = 1\Omega$   $R_c = 14m\Omega \qquad R_i = 0.33\Omega \qquad T_s = 20\mu s$ 

The small-signal parameters of the three-terminal switch and current-mode model can be calculated from

$$I_c = \frac{V_o}{R} = 5A$$
  $V_{ap} = V_g = 11V$   $D = 0.45$   
 $k'_f = -0.0614$   $k'_r = 0.0266$ 

The small-signal model of Fig. 5 was built with a PSpice [13] file (see Appendix A for details), using the above circuit parameters. The second-order approximation of the sampling block,  $H_e(s)$ , in Eq. (9), was easily built in PSpice using a simple operational amplifier network. The PSpice model was used to generate all of the transfer functions in this section of the paper.

#### **B.** Current Loop Gain

The first transfer function of interest is the current-loop gain measured at the output of the duty-cycle modulator with the current loop feedback closed. This loop gain determines the stability of the current feedback, and will show the cause of subharmonic oscillation. Fig. 9 shows a plot of the current-loop gain with different values of external ramp. For the case with no external ramp ( $m_c = 1$ ), it can be seen that there is very little gain margin or phase margin in this loop. If the duty cycle increases further, the gain increases and the system becomes unstable at D=0.5. The shape of the gain and phase curves do not change with added external ramp. Even with low current feedback ( $m_c = 8$ ), there is significant gain at the filter resonant frequency, and other transfer functions of the converter will be considerably altered from those obtained for voltage-mode control.

It can be shown that the gain blocks  $k'_f$  and  $k'_r$  have little effect on the current-loop gain. Ignoring these gains, the approximate current-loop gain of the buck converter is

$$T_i(s) \approx \frac{L}{RD'T_sm_c} \frac{1+sCR}{\Delta(s)} H_e(s)$$
(13)

The denominator  $\Delta(s)$  is the familiar power stage transfer function denominator given by

$$\Delta(s) = 1 + \frac{s}{\omega_o Q_p} + \frac{s^2}{\omega_o^2} \tag{14}$$

where

$$\omega_o = \frac{1}{\sqrt{LC}} \tag{15}$$

Current Mode Control Modeling

copyright 1999

12

$$Q_p = \frac{1}{\omega_o \left(\frac{L}{R} + CR_c\right)} \tag{16}$$

This current-loop gain expression differs significantly from conventional averaged models [1-4]. The complex RHP zeros give an extra ninety degrees phase delay at half the switching frequency.



Fig. 9. Buck Converter Current-Loop Gain: The two RHP zeros at half the switching frequency are apparent in this figure. The gain increases after this frequency, while the phase drops down an additional ninety degrees. If insufficient ramp is added, there is very little phase margin in this loop gain.

Furthermore, it can be seen that the maximum crossover frequency before the system goes unstable is half the switching frequency, which is consistent with Nyquist sampling theory.

## C. Control-to-Output Gain

A new control-to-output-voltage transfer function is created when the current loop is closed, and the implications of the new model for current-mode control are profound. Fig. 10 shows a plot of this transfer function for a converter with different values of external ramp, operating with a 0.45 duty cycle.



Fig. 10. Control-Output Transfer Function for Buck Converter: This plot shows the transition from current-mode control to voltage-mode control as more external ramp,  $S_e$ , is added. The curve for  $m_c = 1$  has no added external ramp, and the high-Q double pole at half the switching frequency is apparent. As more ramp is added, the double pole is damped, and eventually splits into two real poles. One of these poles then merges with the low-frequency pole to form the LC-filter double pole of voltage-mode control, and the other moves out beyond half the switching frequency.

The accurate representation of the system is neither first-order, as suggested in [2,3], or second order, as suggested in [1,4], but *third order*. Furthermore, the significant peaking that can occur at half the switching frequency when no external ramp is used means that the effect of the complex poles needs to be considered even with low crossover-frequency systems. If an integral-and-lead network were added to the system shown in Fig. 10 with a value of  $m_c = 1$ , the maximum crossover frequency without instability would be about 3 kHz. This is a significant feature of the new model. It clearly shows how subharmonic oscillation can occur, even at duty cycles of less than 0.5, when voltage-loop compensation is added. This effect was noted in [12], but was not quantified.

The new model highlights the role of the external ramp, which is used to control the Q of the second-order pole at half the switching frequency. A small external ramp results in high peaking of the control transfer function. When

compensation is added to the control, this peaking will determine the maximum crossover frequency before subharmonic oscillations occur.

The approximate control-to-output transfer function for the buck converter with current-mode control is given by

$$\frac{\hat{v}_0}{\hat{v}_c} \approx \frac{R}{R_i} \frac{1}{1 + \frac{RT_s}{L} (m_c D' - 0.5)} F_p(s) F_h(s)$$
(17)

where

$$F_p(s) = \frac{1 + sCR_c}{1 + \frac{s}{op}}$$
(18)

where

$$\omega_p = \frac{1}{CR} + \frac{T_s}{LC(m_c D' - 0.5)}$$
(19)

and

$$F_h(s) = \frac{1}{1 + \frac{s}{\omega_n \varrho} + \frac{s^2}{\omega_n^2}}$$
(20)

where

$$Q = \frac{1}{\pi(m_c D' - 0.5)}$$
(21)

It is interesting to note that the transfer function defined by Eqs. (20-21) is common to all converters. The approximate control-output transfer function is very useful for design purposes. Eq. (21) allows suitable choice of external ramp to prevent peaking at half the switching frequency. The simple form of Eq. (21) makes the choice of external ramp very straightforward for any PWM converter with current-mode control.

#### D. Audio Susceptibility

The audio susceptibility of the buck converter shows one of the most interesting properties of current-mode control. Since the gain term,  $k'_f$ , has a negative value, it is possible to completely null the circuit response to input-voltage perturbations with a suitable choice of external ramp. The null in audio susceptibility occurs with an external ramp value  $S_e = \frac{1}{2}S_f$ . The theoretical value of this nulling ramp confirms the empirical observations in [3] that the audio susceptibility can be made to be zero. Fig. 11 shows a plot of the audio susceptibility of the buck converter as external ramp is added. The audio decreases until the null value of external ramp is reached, then increases with the addition of further ramp. Choosing the external ramp to null the audio susceptibility can be useful for applications where output noise is extremely critical. However, the audio susceptibility is very sensitive to changing values of the external ramp around this null value, and it can be difficult obtain a precise null.

The approximate audio transfer function for the buck converter is

$$\frac{\hat{v}_o}{\hat{v}_s} = \frac{D[m_c D' - (1 - D/2)]}{\frac{L}{RT_s} + (m_c D' - 0.5)} F_p(s) F_h(s)$$
(22)

where  $F_p(s)$  and  $F_h(s)$  are given in Eqs. (18) and (20) respectively.



**Fig. 11.** Audio Susceptibility of the Buck Converter: This plot shows the transition from current-mode control to voltage-mode control, as more external ramp,  $S_e$ , is added. The double pole at half the switching frequency is again apparent. The buck converter audio is a special case where the input voltage perturbation can actually be nulled by the addition of the external ramp. This is due to the feedforward term,  $k'_f$ . The audio is a very sensitive function of the external ramp around the null value.

#### E. Output Impedance

Closing the current feedback loop has a strong effect on the output impedance of the converter. With high current feedback, the output impedance of the buck converter looks like the impedance of just the load capacitor and resistor. The significant differences from the output impedance of the open-loop converter are the high dc value, and the absence of any resonant peaking. Fig. 12 shows the output impedance of the buck converter with different values of  $m_c$ . Even with low levels of current feedback, there is a significant effect on the low-frequency asymptote and damping of the LC-filter resonance.

The approximate output impedance transfer function for the buck converter is

$$Z(s) \approx \frac{R}{1 + \frac{RT_s}{L} (m_c D' - 0.5)} F_p(s)$$
(23)

For a converter operating deep in the continuous-conduction region, the first term of this expression reduces to just the load resistor.



*Fig. 12. Output Impedance of the Buck Converter: This plot shows the effect on output impedance as more external ramp,*  $S_e$ *, is added. Current-mode control gives high output impedance at low frequency, but has no peaking at the filter resonant frequency. Even at very low levels of current feedback,* ( $m_c = 32$ , *there is a strong effect on the low-frequency output impedance.* 

## **VIII. Experimental Verification**

A converter was built with the same component values as those given for the example in the previous section. It was necessary to increase the input voltage to 14 V to achieve a duty cycle of 0.45. Circuit inefficiencies and semiconductor voltage drops, not modeled in the analysis, accounted for the increased input voltage. All of the approximate expressions of the previous section are functions of duty cycle, not input voltage, so the change in input voltage does not introduce discrepancies between measurements and predictions.

The measured and predicted current loop gains for  $m_c = 1$  (no external ramp) and  $m_c = 2$  are shown in Fig. 13. Both the gain and phase measurements agreed very well with predictions up to half the switching frequency. It is important to point out that a digital modulator [11] was used to measure the loop gain. This ensures that the correct sampled-data loop gain is obtained [12], and that all the feedback paths created by the current loop are measured. All other measurements in this section were performed with conventional analog measurement techniques.



**Fig. 13.** Buck Converter Current-Loop Gain Measurements: Except for small discrepancies in the low-frequency gain and a lower Q at the filter resonant frequency, the theoretical and measured gain agree very well. The measured and predicted phase are also very close.

The control-to-output-voltage transfer function, measured with the current loop closed, is shown in Fig. 14. The gain and phase measurements again show very good correlation with the theoretical results. The peaking of the gain at half the switching frequency clearly shows the existence of two complex poles. This control-to-output measurement allows the voltage feedback compensation to be properly designed, and the onset of subharmonic oscillation can be predicted.



Fig. 14. Control-Output Transfer Measurements for Buck Converter: The effect of the second-order poles is clearly shown in the experimental measurements when no external ramp is used ( $m_c = 1$ ),

The measurements of audio susceptibility are shown in Fig. 15. The theory and experiment agree very well with no external ramp, but measurements were difficult to obtain as the audio susceptibility became lower with more external ramp. Higher frequency measurements below -55 dB were unreliable, due to noise and grounding problems. However, the nulling effect of the external ramp was experimentally verified, with the audio susceptibility decreasing to a very low minimum value, then increasing again with more external ramp. The measurements were extremely sensitive around the value  $m_c = 1.5$ , with small variations in the ramp causing large changes in the audio susceptibility. The phase of the audio measurement, not shown in this figure, flipped by -180 degrees as the external ramp increased through its null value. This switch in polarity of the audio is predicted by the audiosusceptibility expression of Eq. (22).

The measured and predicted output impedance agreed well with external ramp added to give values of  $m_c$  from 1 to 4. The second-order poles at half the switching frequency are not apparent in this measurement.





Fig. 15. Audio Susceptibility Measurements of the Buck Converter: The experimental results show the reduction in audio as external ramp is increased from zero, then an increase as more than the nulling value is added. Measurements below -55 dB were very difficult to obtain, and this is the reason for the discrepancies at high frequencies with  $m_c = 1.5$ 



Fig. 16. Output Impedance Measurements of the Buck Converter: Measured and predicted results agree well, showing the first-order response of the output impedance with no resonant peaking.

# **IX. Conclusions**

A new current-mode control model which is accurate at frequencies from dc to half the switching frequency has been described for constant-frequency operation. Using simple pole-zero transfer functions, the model is able to predict subharmonic oscillation without the need for discrete-time z-transform models. The accuracy of sampled-data modeling is incorporated into the new model by a second-order representation of the sampled-data transfer function which is valid up to half the switching frequency.

Several new observations are shown about converter systems with current-mode control. The current loop gain has a pair of complex RHP zeros which cause the instability in this loop when the external ramp is too small. The control-to-output transfer functions of two-state converters are best modeled by a three-pole expression. Two of these poles are at half the switching frequency, with high Q when no external ramp is used. The peaking at this frequency can be damped with the addition of external ramp, which eventually splits the poles on the real axis.

The new model can easily be built into any circuit analysis program such as PSpice, and can be used to show the transition from current-mode to voltage-mode control as the external ramp of the system is increased. Predictions of current loop gain, control-to-output, output impedance, and audio susceptibility transfer functions were confirmed with measurements on a buck converter. The audio susceptibility of the buck converter can be nulled with the appropriate value of external ramp.

Modeling in this paper concentrates on constant-frequency PWM converters, but the methods can be applied to variable-frequency control, and discontinuous conduction mode [15].

# References

- 1) R.D. Middlebrook, "*Topics in Multiple-Loop Regulators and Current-Mode Programming*", IEEE Power Electronics Specialists Conference proceedings, pp. 716-732, June 24-28, 1985.
- G.C. Verghese, C.A. Bruzos, K.N. Mahabir, "Averaged and Sampled-Data Models for Current Mode Control: A Reexamination", IEEE Power Electronics Specialists Conference proceedings, pp. 484-491, June 26-29, 1989.
- 3) L.H. Dixon, "*Closing the Feedback Loop*", Appendix C, Unitrode Power Supply Design Seminar, pp. 2C1-2C18, 1983.
- 4) F.C. Lee, M.F. Mahmoud, Y. Yu, "Design Handbook for a Standardized Control Module for DC-to-DC Converters", Volume I, NASA CR-165172, April, 1980. See also F.C. Lee, Y. Yu, M.F. Mahmoud, "A Unified Analysis and Design Procedure for a Standardized Control Module for DC-DC Switching Regulators", Power Electronics Specialists Conference proceedings, pp.284-301, June 16-20, 1980.
- 5) R.B. Ridley, B.H. Cho, F.C. Lee, "Analysis and Interpretation of Loop Gains of Multi-Loop-Controlled Switching Regulators", IEEE Transactions on Power Electronics, pp. 489-498, October, 1988.
- 6) A.R. Brown, R.D. Middlebrook, "Sampled-Data Modeling of Switching Regulators", Power Electronics Specialists Conference proceedings, pp. 349-369, June 29-July 3, 1981.
- 7) Y. Yu, F.C. Lee, J. Kolecki, "Modeling and Analysis of Power Processing Systems", Power Electronics Specialists Conference proceedings, pp. 11-24, June 18-22, 1979.

- 8) V. Vorpérian, "Simplified Analysis of PWM Converters Using the Model of the PWM Switch: Parts I and II", IEEE Transactions on Aerospace and Electronic Systems, March 1990, Vol. 26, No. 2. See also VPEC Newsletter Current, Fall 1988, and Spring 1989 Issues, Virginia Polytechnic Institute and State University.
- 9) R.D. Middlebrook, "*Predicting Modulator Phase Lag in PWM Converter Feedback Loops*", Powercon 8, Paper H-4, April 27-30, 1981.
- 10) K.J. Astrom, B. Wittenmark, "Computer Controlled Systems", pp. 66-79, Prentice-Hall, Inc., 1984.
- 11) B.H. Cho, F.C. Lee, "*Measurement of Loop Gain with the Digital Modulator*", IEEE Power Electronics Specialists Conference, pp. 363-373, June 18-21, 1984.
- 12) A.R. Brown, "*Topics in the Analysis, Measurement, and Design of High-Performance Switching Regulators*", PhD. Dissertation, California Institute of Technology, May 15, 1981.
- 13) P.W. Tuinenga, "A Guide to Circuit Simulation and Analysis Using PSpice", Prentice-Hall, Inc., 1988.
- 14) R.B. Ridley, "A New Continuous-Time Model for Current-Mode Control", Power Conversion and Intelligent Motion Conference (PCIM '89), pp. 455-464, October 16-20, 1989.
- 15) R.B. Ridley, "A New Small-Signal Model for Current-Mode Control", PhD Dissertation, Virginia Polytechnic Institute and State University, November, 1990.