cyun
New Member
Offline
Posts: 1
|
Dear all, I found a very strange problem in TRAN simulation. My test bench includes a port for input, pure rf/analog circuits, digital circuits, and a clock for the digital circuit (realized by an ideal vpulse voltage source). After simulation, I found the clock appears at the output spectrum. Then I remove the digital circuit. Now only a port, rf/analog circuits, and a floating clock in the test bench (negative port of clock is connected to ideal gnd). The clock still appears with almost the same maganitude. It's very strange! The clock doesn't connection to any node, just co-simulation with other circuits. How can it couple to output? I use "spectre" to simulate and the accuracy is set to "liberal" . The clock maganitude will reduce if the accuracy set to "conservative", but still appear. It seems the coupling from software calculation. Am I right? If yes, how to reduce the effect in "liberal" simulation?
|