The Designer's Guide Community
Forum
Welcome, Guest. Please Login or Register. Please follow the Forum guidelines.
Sep 29th, 2024, 2:19pm
Pages: 1
Send Topic Print
Discussion: a ESD structure (Read 317 times)
xwj623
Community Member
***
Offline



Posts: 36

Discussion: a ESD structure
Oct 09th, 2007, 3:12am
 
How does the attached ESD working?  what are the advantages of this structure?
I can't understand  the ESD structure  which have been used in  a company's product.
Back to top
 

ESD_sch.jpg
View Profile   IP Logged
rajeee1000
Junior Member
**
Offline



Posts: 15
Bangalore
Re: Discussion: a ESD structure
Reply #1 - Oct 10th, 2007, 8:40pm
 
Hi,

I think the functioning of the circuit is as follows:

When the voltage on the input pin increases, the PMOS start conducting. A current proportional to the PMOS's is sucked from the input pin by the NMOS current mirror, reducing the voltage on the input pin.

I am not sure of the pros & cons of the structure.

Regards,
Rajesh
Back to top
 
 
View Profile WWW   IP Logged
Stefan
Senior Member
****
Offline



Posts: 124

Re: Discussion: a ESD structure
Reply #2 - Oct 11th, 2007, 12:21am
 
I think the great deal of this design is that the circuit only protects when AVDD is low.
So it's more a protection for the handling of the chip while bonding or soldering. If the circuit is connected to power supply it will simply look like a small parasitic capacity (from the PMOS) ...
Back to top
 
 
View Profile 16731287   IP Logged
xwj623
Community Member
***
Offline



Posts: 36

Re: Discussion: a ESD structure
Reply #3 - Oct 11th, 2007, 9:02pm
 
Sorry,I make s mistake.
Thinking carefully, it seems like this...... Smiley
Stefan wrote on Oct 11th, 2007, 12:21am:
I think the great deal of this design is that the circuit only protects when AVDD is low.
So it's more a protection for the handling of the chip while bonding or soldering. If the circuit is connected to power supply it will simply look like a small parasitic capacity (from the PMOS) ...

Back to top
 

ESD_sch_001.jpg
View Profile   IP Logged
SRF Tech
Community Member
***
Offline



Posts: 59
Arizona
Re: Discussion: a ESD structure
Reply #4 - Oct 14th, 2007, 1:29am
 
Hello xwj623,

 So this is interesting for an I/O protection.  Rajeee understood the operation correctly and stefan correctly noted that the circuit will only function when there is no power, or at least as an active device, passive snapback will still be in effect (which is the case with most ESD protection circuits), now here are a few additional insights i would add.

This is an attempt at using an active clamp (sometimes referred to as FET or BigFET clamp), only these approaches are generally the exclusive domain of power supplies and here is why.  Reasonable ESD currents can be anywhere from ~1.3A (~2kV HBM ideally) to 10A (largest 500V CDM event for most semiconductors).  In order for a fet device to actively clamp such currents in its normal operation, it needs to be a BIG  device.  Most power supply clamps are generally ~1000-5000um wide and have multiple clamps placed on each domain (as a power domain it is feasible to place such large clamps).  The idea is if the clamps can properly conduct the ESD currents under normal operation then everything is good.  Now the I/O are usually protected by a diode to the power supply.  The diode easily handles these large currents and then the current flow down the power bus to the Big FET clamps and get shunted to ground.  Normally placing a BigFET directly on an I/O is prohibitive because of area issues.

With the design you have here, someone figured if they removed the diode and put a big clamp on the I/O itself they will be saving a voltage drop and simplifying the ESD architecture.  Unfortunately what they forgot is that this device as you have it sized (I am assuming with 8 fingers, that are say 50um long at the widest, we are looking at a clamp of maybe 100-400um wide), it will never conduct proper ESD level currents without seeing voltages far beyond its normal range of operation, in which case what we now have is a LV triggered snapback device.

In otherwords even though it looks likes it may be an active device conducting ESD current, because the device is not large enough to conduct full ESD currents it will actually snapback as if it was a grounded gate nmos, only the actual snapback voltage and current will be lower than normal because it will be biased at the gate, similar to a gate-coupled NMOS ESD device.  This is what is likely providing most of the protection.

Hope this helps,
Stephen
SRF Technologies

Back to top
 
 

Excellence in ESD and IO Design
www.srftechnologies.com
View Profile WWW   IP Logged
xwj623
Community Member
***
Offline



Posts: 36

Re: Discussion: a ESD structure
Reply #5 - Oct 15th, 2007, 10:39am
 
Thank you,SRF.  Very detail. I understand most  of you said.
But I still couldn't understand why the structure didn't function when AVDD was connected to power supply.

For example, AVDD is connected to 5V power supply, when I/O pin is 2KV( HBM), I think the snapback  beakdown  could still happend.  Am I right ?

Thank you.

SRF Tech wrote on Oct 14th, 2007, 1:29am:
Hello xwj623,

 So this is interesting for an I/O protection.  Rajeee understood the operation correctly and stefan correctly noted that the circuit will only function when there is no power, or at least as an active device, passive snapback will still be in effect (which is the case with most ESD protection circuits), now here are a few additional insights i would add.

This is an attempt at using an active clamp (sometimes referred to as FET or BigFET clamp), only these approaches are generally the exclusive domain of power supplies and here is why.  Reasonable ESD currents can be anywhere from ~1.3A (~2kV HBM ideally) to 10A (largest 500V CDM event for most semiconductors).  In order for a fet device to actively clamp such currents in its normal operation, it needs to be a BIG  device.  Most power supply clamps are generally ~1000-5000um wide and have multiple clamps placed on each domain (as a power domain it is feasible to place such large clamps).  The idea is if the clamps can properly conduct the ESD currents under normal operation then everything is good.  Now the I/O are usually protected by a diode to the power supply.  The diode easily handles these large currents and then the current flow down the power bus to the Big FET clamps and get shunted to ground.  Normally placing a BigFET directly on an I/O is prohibitive because of area issues.

With the design you have here, someone figured if they removed the diode and put a big clamp on the I/O itself they will be saving a voltage drop and simplifying the ESD architecture.  Unfortunately what they forgot is that this device as you have it sized (I am assuming with 8 fingers, that are say 50um long at the widest, we are looking at a clamp of maybe 100-400um wide), it will never conduct proper ESD level currents without seeing voltages far beyond its normal range of operation, in which case what we now have is a LV triggered snapback device.

In otherwords even though it looks likes it may be an active device conducting ESD current, because the device is not large enough to conduct full ESD currents it will actually snapback as if it was a grounded gate nmos, only the actual snapback voltage and current will be lower than normal because it will be biased at the gate, similar to a gate-coupled NMOS ESD device.  This is what is likely providing most of the protection.

Hope this helps,
Stephen
SRF Technologies


Back to top
 
 
View Profile   IP Logged
SRF Tech
Community Member
***
Offline



Posts: 59
Arizona
Re: Discussion: a ESD structure
Reply #6 - Oct 15th, 2007, 11:06am
 
Hi xwj623,

I was not very clear in this sentence, my mistake:

"stefan correctly noted that the circuit will only function when there is no power, or at least as an active device, passive snapback will still be in effect (which is the case with most ESD protection circuits)"

What I meant by "passive snapback" is exactly what you are asking, yes it will still snapback even with AVDD powered up, only there will be no "active" gate biasing that would lower the snapback voltage, so it would snapback as if it was simply a grounded gate NMOS.

Hope this helps,
Stephen
SRF Technologies
Back to top
 
 

Excellence in ESD and IO Design
www.srftechnologies.com
View Profile WWW   IP Logged
xwj623
Community Member
***
Offline



Posts: 36

Re: Discussion: a ESD structure
Reply #7 - Oct 16th, 2007, 8:09am
 
Thanks SRF. I understand. Smiley
Back to top
 
 
View Profile   IP Logged
Pages: 1
Send Topic Print
Copyright 2002-2024 Designer’s Guide Consulting, Inc. Designer’s Guide® is a registered trademark of Designer’s Guide Consulting, Inc. All rights reserved. Send comments or questions to editor@designers-guide.org. Consider submitting a paper or model.