The Designer's Guide Community
Forum
Welcome, Guest. Please Login or Register. Please follow the Forum guidelines.
Sep 29th, 2024, 6:23am
Pages: 1
Send Topic Print
bias decoupling capacitors (Read 6579 times)
modern_analog
Junior Member
**
Offline



Posts: 12

bias decoupling capacitors
Sep 06th, 2008, 9:45pm
 
When you typically have a current mirror, people tend to put a cap on the gate line.

How does one decide how much cap to put there?

I have see only ad-hoc approaches but noone to give explanation on the optimum cap
Back to top
 
 
View Profile   IP Logged
pancho_hideboo
Senior Fellow
******
Offline



Posts: 1424
Real Homeless
Re: bias decoupling capacitors
Reply #1 - Sep 6th, 2008, 11:41pm
 
modern_analog wrote on Sep 6th, 2008, 9:45pm:
When you typically have a current mirror, people tend to put a cap on the gate line.
How does one decide how much cap to put there?
I have see only ad-hoc approaches but noone to give explanation on the optimum cap

It depends on input capacitance of gate, resistance of bias feed and operation frequency.
Back to top
 
 
View Profile WWW Top+Secret Top+Secret   IP Logged
modern_analog
Junior Member
**
Offline



Posts: 12

Re: bias decoupling capacitors
Reply #2 - Sep 7th, 2008, 5:37pm
 
Can you please be more specfic. Lets assume input gate cap is 1pF and bias resistance is 1ohm. Assume the frequency is 10G
Back to top
 
 
View Profile   IP Logged
HdrChopper
Community Fellow
*****
Offline



Posts: 493

Re: bias decoupling capacitors
Reply #3 - Sep 7th, 2008, 5:55pm
 
I think pancho suggested that mainly depends up to which frequency you want the current mirror to work as such. By selecting the capacitor size in combination with the mirror RON you might get the desired -3dB frequency for the current mirror.

Regards
Tosei
Back to top
 
 

Keep it simple
View Profile   IP Logged
hzfeiyun
Junior Member
**
Offline



Posts: 16

Re: bias decoupling capacitors
Reply #4 - Sep 11th, 2008, 12:10am
 
modern_analog wrote on Sep 6th, 2008, 9:45pm:
When you typically have a current mirror, people tend to put a cap on the gate line.

How does one decide how much cap to put there?

I have see only ad-hoc approaches but noone to give explanation on the optimum cap


If for DC bias, it can be as large as possible.

btw, what is ad-hoc approaches?

Back to top
 
 
View Profile   IP Logged
ACWWong
Community Fellow
*****
Offline



Posts: 539
Oxford, UK
Re: bias decoupling capacitors
Reply #5 - Sep 11th, 2008, 12:27am
 
hzfeiyun wrote on Sep 11th, 2008, 12:10am:
btw, what is ad-hoc approaches?



ad hoc (http://en.wiktionary.org/wiki/ad_hoc) the usage in this case meaning impromptu i guess.

Anyway gate line filtering is very useful for bias noise filtering, as such R & C can be added and values chosen for a particular cut-off.

Back to top
 
 
View Profile   IP Logged
loose-electron
Senior Fellow
******
Offline

Best Design Tool =
Capable Designers

Posts: 1638
San Diego California
Re: bias decoupling capacitors
Reply #6 - Sep 11th, 2008, 10:31am
 
Agreed with above on this being a useful strategy. A couple of ideas here:

1. Figure out the minimal pole placement needed for the roll off point. Frequency of interest in a mixed signal system is generally the system clock and all of its harmonics.

2. Bias distribution over long distances, should NOT be done as a gate voltage. Convert the bias control to a current, pass the current across the chip, and then recreate the gate voltage locally in a diode connected transistor. This avoids ground noise modulation issues, and also avoid matching problems with widely seperated MOS devices.

3. When the bias current arrives at the local location, pass it thru an RC filter as it goes into the MOS diode. The LPF that you get there is working against a high impedance source (the remote current source) to get lower frequency pole (for the same C in the LPF) and the series resistance helps push the LPF pole lower in frequency for noise capacitively coupled into the wire in the long transit path across the chip.

4. That local filter capacitnace has a constraint of a minimum pole placement and size, but as you get into layout of the chip, if some spare space becomes avaialble, fill the available space with a bigger C. Can not hurt and might help.

5. As a general rule, I ***never*** send a chip out with white space in the layout. If its not filled with spare parts for metal mask fixes after the first tapeout, its filled with power supply decoupling or bias decoupling.

Not sold in stores!

:)

Jerry
Back to top
 
 

Jerry Twomey
www.effectiveelectrons.com
Read My Electronic Design Column Here
Contract IC-PCB-System Design - Analog, Mixed Signal, RF & Medical
View Profile WWW   IP Logged
hzfeiyun
Junior Member
**
Offline



Posts: 16

Re: bias decoupling capacitors
Reply #7 - Sep 11th, 2008, 10:54pm
 
loose-electron wrote on Sep 11th, 2008, 10:31am:
Agreed with above on this being a useful strategy. A couple of ideas here:

1. Figure out the minimal pole placement needed for the roll off point. Frequency of interest in a mixed signal system is generally the system clock and all of its harmonics.

2. Bias distribution over long distances, should NOT be done as a gate voltage. Convert the bias control to a current, pass the current across the chip, and then recreate the gate voltage locally in a diode connected transistor. This avoids ground noise modulation issues, and also avoid matching problems with widely seperated MOS devices.

3. When the bias current arrives at the local location, pass it thru an RC filter as it goes into the MOS diode. The LPF that you get there is working against a high impedance source (the remote current source) to get lower frequency pole (for the same C in the LPF) and the series resistance helps push the LPF pole lower in frequency for noise capacitively coupled into the wire in the long transit path across the chip.

4. That local filter capacitnace has a constraint of a minimum pole placement and size, but as you get into layout of the chip, if some spare space becomes avaialble, fill the available space with a bigger C. Can not hurt and might help.

5. As a general rule, I ***never*** send a chip out with white space in the layout. If its not filled with spare parts for metal mask fixes after the first tapeout, its filled with power supply decoupling or bias decoupling.

Not sold in stores!

:)

Jerry



learn a lot, thanks
Back to top
 
 
View Profile   IP Logged
loose-electron
Senior Fellow
******
Offline

Best Design Tool =
Capable Designers

Posts: 1638
San Diego California
Re: bias decoupling capacitors
Reply #8 - Sep 15th, 2008, 8:31pm
 
not a problem, glad to be of help!

jerry
Back to top
 
 

Jerry Twomey
www.effectiveelectrons.com
Read My Electronic Design Column Here
Contract IC-PCB-System Design - Analog, Mixed Signal, RF & Medical
View Profile WWW   IP Logged
Berti
Community Fellow
*****
Offline



Posts: 356

Re: bias decoupling capacitors
Reply #9 - Sep 17th, 2008, 1:33am
 
Just an other comment:

Current mirrors with low pole-frequency noise filters need more time for start-up. This might become a problem in certain applications (e.g. wireless transceivers), where
the chip has to be ready within a given time.

Cheers
Back to top
 
 
View Profile   IP Logged
ACWWong
Community Fellow
*****
Offline



Posts: 539
Oxford, UK
Re: bias decoupling capacitors
Reply #10 - Sep 17th, 2008, 3:44am
 
Berti wrote on Sep 17th, 2008, 1:33am:
Just an other comment:

Current mirrors with low pole-frequency noise filters need more time for start-up. This might become a problem in certain applications (e.g. wireless transceivers), where
the chip has to be ready within a given time.

Cheers


yes thats a good point, startup and power down time needs design consideration/solution.
Back to top
 
 
View Profile   IP Logged
Pages: 1
Send Topic Print
Copyright 2002-2024 Designer’s Guide Consulting, Inc. Designer’s Guide® is a registered trademark of Designer’s Guide Consulting, Inc. All rights reserved. Send comments or questions to editor@designers-guide.org. Consider submitting a paper or model.