lhlbluesky_lhl
|
in most internal-chip RC osc, comparator is always used, sometimes two comp(one for VH threshold, one for VL threshold), and sometomes only one comp (the other threshold is ground maybe). however, the variation of VH or VL will influence the accuracy of osc output frequency,that is, generating different clock period Tclk for different cycles, so, clock jitter appears. then, how to minimize the influence of reference voltage variation(VH or VL) on clock frequency? what methods should be used normally if we have no off-chip large cap for reference voltage stabilization?
thanks.
|