The Designer's Guide Community Forum
https://designers-guide.org/forum/YaBB.pl Design Languages >> Verilog-AMS >> Inout port problem https://designers-guide.org/forum/YaBB.pl?num=1162987865 Message started by stumcn on Nov 8th, 2006, 4:11am |
Title: Inout port problem Post by stumcn on Nov 8th, 2006, 4:11am Hello. I've been reading the forum for some time and found it invaluable in helping any problems I've encountered during my short Verilog modelling career. However, there seems to be no ready made answer in the forum to the particular problem I'm facing now so I'm finally a registered user. This seems to be my last chance of enlightenment to the solution so fingers crossed! I've been asked to create a digital behavioural model for an IO cell using Verilog. My port declarations are shown below:- Code:
The specifications of the model are as follows:- • When EN is HIGH ---> IO will be used as an output ∴ IO = IN and ZI = IN. • When EN is LOW ---> IO will be used as an input ∴ ZI = IO. After trying several different methods with varying success, my model at the moment after going back to basics (which gives a simulation as close to what I desire yet) is as follows:- Code:
This gives me the following simulation results:- As you can see, ZI works as required. However, IO only ever follows net19 (the signal fed to IO when in use as an input). I suppose what I am essentially asking is if it is possible to make an inout switch between being an input and output. Or more likely, are my assignment statements for IO are incorrect? Any help or advice would be very much appreciated. I thank you in advance. Stuart |
The Designer's Guide Community Forum » Powered by YaBB 2.2.2! YaBB © 2000-2008. All Rights Reserved. |