The Designer's Guide Community Forum
https://designers-guide.org/forum/YaBB.pl Design >> Analog Design >> Sink Current Issue in OPamp https://designers-guide.org/forum/YaBB.pl?num=1267718704 Message started by analog_chip on Mar 4th, 2010, 8:05am |
Title: Sink Current Issue in OPamp Post by analog_chip on Mar 4th, 2010, 8:05am Hi, Facing strange issue on silicon for opamp in Sink Current test at lower temperature(-40degC & -60degC) & @ VCC=2.7V. But this problem doesn't exist forVCC=2.5 & 3V. Main culprit for the issue is Node_S variation(marked in attached figure). But the variation at the specified node is due to which effect is not able to understand. Would like to know why this happening on silicon ?. The test results and schematic and test set up is attached. But this behaviour is not observed in simulation at any condition. waiting for responses........ thanks regards, analog_chip |
The Designer's Guide Community Forum » Powered by YaBB 2.2.2! YaBB © 2000-2008. All Rights Reserved. |