jobless
Junior Member
Offline
Posts: 17
India
|
Hi, Consider the following situation:
Take a MOS transistor and give Vdc+ v.sin(wt) to the source(S) and Vdc-v.sin(wt) to the drain(D). Fix the gate(G) potential at Vg, so that the MOS transistor is biased in the linear region, i.e, Vgs > Vth and Vds=0 for a DC operating point. Do a tran analysis for a sufficiently long time and measure the third harmonic current at the drain(Id3) by FFT analysis. The observation is that the magnitude of Id3 just grows as the square of v, but we expect it to grow as cube of v.
For my case, I'm using UMC 0.13u trasnsistors, with Vdc=150 mV, Vg=600 mV , v=1 mV and frequency= 3 MHz. I tried both with Spectre (version: 5.0.0) and Hspice (version: W-2005.03-SP1 ), but I'm getting the same results. Can someone explain why Id3 is not proportional to v cubed, as expected?
|