joel
|
Thank you for the suggestions! I've been trying to do my homework, working through 3 phaselock books. Unfortunately they offer more analytical than practical knowledge. Perhaps the answer will be in the VCO book I just ordered from this site, but please let my pose my immediate concern.
I am looking at a chip with 2 PLL designs in it. Both use ring-osc VCOs, but one is 3-stage single and the other is 4-stage differential. Both receive the control voltage through what I believe is a standard cascoded VtoI into their top (P) sides. Boss wants their performance to be improved for the next spin. So I wonder if going to a 2-stage differential VCO would be better, or something else?
You'd think this would be an ideal chip to answer my previous question. But here's the weird thing: The oscilloscope shows them performing almost identically with 400pS P-P, ~50pS RMS jitter at 600MHz f(VCO). Even when I change the charge-pump current and VCO gain, which is programmable.
So I wonder if I'm really just measuring my test setup, or the power supply. Maybe the deadbands dominate the jitter/skew behavior. Maybe I should move this discussion to the Measurement topic area!
Thanks in advance for any insight you can offer me. Cheers!
|