The Designer's Guide Community
Forum
Welcome, Guest. Please Login or Register. Please follow the Forum guidelines.
Oct 31st, 2024, 5:14pm
Pages: 1
Send Topic Print
Baud Rate ADC for SerDes, adequate? (Read 4496 times)
neoflash
Community Fellow
*****
Offline

Mixed-Signal
Designer

Posts: 397

Baud Rate ADC for SerDes, adequate?
Jan 26th, 2008, 3:46am
 
TI published a paper on 12.5G SerDes with baud rate ADC. My question is that 1x sampling rate will have aliasing and minimum sampling rate should be 2x data rate. How could baud rate ADC  achieve clock data recovery?
Back to top
 
 
View Profile   IP Logged
didac
Senior Member
****
Offline

There's a million
ways to see the
things in life

Posts: 247
manresa,spain
Re: Baud Rate ADC for SerDes, adequate?
Reply #1 - Jan 27th, 2008, 7:45am
 
Hi,
If the paper is:"A 12.5Gb/s SerDes in 65nm CMOS Using a Baud-Rate ADC with Digital Receiver Equalization and
Clock Recovery", the title says all:they do the synchronization with DSP, look at the reference [5]:K. Mueller, M. Muller “Timing Recovery in Digital Synchronous DataReceivers” IEEE Trans. on Communications, pp. 516-531, May, 1976. This kind of algorithm if I remember correctly it's based in adaptative convergence, the speed of convergence usually is dependant if you use NDA(Non-Data Aided),DA(Data Aided-->syncronization data sent with the signal and known) or DD(Decision Directed, it decides what symbol it received and adjust following this decision and so on).
Hope it helps,
Back to top
 
 
View Profile WWW   IP Logged
Pages: 1
Send Topic Print
Copyright 2002-2024 Designer’s Guide Consulting, Inc. Designer’s Guide® is a registered trademark of Designer’s Guide Consulting, Inc. All rights reserved. Send comments or questions to editor@designers-guide.org. Consider submitting a paper or model.