The Designer's Guide Community
Forum
Welcome, Guest. Please Login or Register. Please follow the Forum guidelines.
Sep 27th, 2024, 11:13pm
Pages: 1
Send Topic Print
MOSFET Cap biasing (Read 1692 times)
AnalogDE
Senior Member
****
Offline



Posts: 137

MOSFET Cap biasing
Dec 04th, 2009, 9:54am
 
I am using some PMOS MOS caps in my comparator design which are used for offset cancellation (MIM caps not available in my process).  I am biasing the caps in inversion region, but because of supply/headroom constraints the bias can be at the worst case around vtp or a little less.  

Can I compensate for the risk of getting less capacitance by adding option caps to increase the effective area of the cap, or must I ensure my biasing has > vtp across the MOS cap?
Back to top
 
 
View Profile   IP Logged
rf-design
Senior Member
****
Offline

Reiner Franke

Posts: 165
Germany
Re: MOSFET Cap biasing
Reply #1 - Dec 14th, 2009, 7:50pm
 
If the number of circuits blocks is small possible needing MIM-cap and your specification could be implemented with MOS-caps you should stay with MOS-cap.

Typical you should design both circuit options with a possible different dimensioning. The you could compare and decide.

MOS-caps are restricted in voltage range related to supply for a given nonlinearity. The second drawback is that the only one electrode is free. The bottom electrode can have 30% parasitic capacitance. So that limit the range of circuit topologies. But for offset correction storage I think it is useable.
Back to top
 
 
View Profile   IP Logged
Pages: 1
Send Topic Print
Copyright 2002-2024 Designer’s Guide Consulting, Inc. Designer’s Guide® is a registered trademark of Designer’s Guide Consulting, Inc. All rights reserved. Send comments or questions to editor@designers-guide.org. Consider submitting a paper or model.