Frank_Heart
Junior Member
Offline
Posts: 29
|
Hi, kabir,
There is always gain drop when Vout approaches to rail, completely driving PMOS (or NMOS) side to triode region, such that the systematic offset gains up, if your feedback loop still holds and nothing is broken (working in triode region) in previous gain stages.
Say you have 3-stage amplifier, the 1st & 2nd stage gain is already high enough to bring systematic offset below 1mV. But remember you are going to have mis-match in real circuit, which could drive the 1st & 2nd stage broken in this case. So your overall offset will be much larger. This might be the reason, you get much higher offset than your schematic results. You should run some MC to check the offset @ fully titled cases.
Regards, Frank
|