DP_Design
New Member
Offline
Posts: 9
Seoul.Korea
|
I am designing PMOS CML Driver for 3.3Gbps and output swing is about 300mV with gnd-terminated 50ohm at TX and gnd-terminated 50ohm at RX.
The driver output swing can be small, but while designing pre-driver, I found pre-driver output swing should be much higher than that of driver, Of course, the Pre-driver is also PMOS CML buffer with gnd-terminated R. And I found the output of pre-driver waveform had a lot of H/L skew because the fall-time is dependent on the R while rise-time is dependent on PMOS. But I can't decrease R because to get proper pre-driver swing decreasing R means pre-driver bias current should be increased.
So I am stuck at this problem.
Please let me know design technique of CML pre-driver if possible.
Thank U.
|