The Designer's Guide Community
Forum
Welcome, Guest. Please Login or Register. Please follow the Forum guidelines.
Aug 17th, 2024, 12:30am
Pages: 1
Send Topic Print
Is there a better way to sim PLL jitter transfer? (Read 1899 times)
bluestatic
Junior Member
**
Offline



Posts: 10

Is there a better way to sim PLL jitter transfer?
Apr 04th, 2006, 11:58pm
 
Can anyone tell met that in general case,  how was a PLL jitter transfer sim was performed. The way I'm currently thinking is :

1. modulate the input ref clock  with a jitter frequecy Fj, and set the max input jittter peaking to be 0.1UI of input reference clock
2. do transient sim to get PLL output clock waveform for cetain time, use script to calculte the output clock pk-to-pk jitter and divide it by input jitter peaking (0.1UI of input reference clock)
3. vary Fj from 0 to 100M in 5M step, plot the result

In above simulation, only behavioral model of PLL can be used since it take too long to simulate with schematic.

Is it going to work?  or any problem with method?
Back to top
 
 
View Profile   IP Logged
Pages: 1
Send Topic Print
Copyright 2002-2024 Designer’s Guide Consulting, Inc. Designer’s Guide® is a registered trademark of Designer’s Guide Consulting, Inc. All rights reserved. Send comments or questions to editor@designers-guide.org. Consider submitting a paper or model.