rfidea
|
Hi Raja!
Have you checked that your current source transistors are into saturation, Vgs>Vgs,sat?
Your CM loop is comparing the lowest voltage of the Vctlp and Vctln to Vref and then feedback the result. This will work if Vctlp and Vctln are swingning around the same CM voltage, if you have some LP filtering somewhere. But your PLL-CP will have a DC voltage between Vctlp and Vctln when the PLL is locking the VCO to the correct frequency. Then your CM loop will put the lowest of Vctlp and Vctln equal to Vref. The highest of Vctlp and Vctln will be much higher, and maybe put the PMOS current sources into the linear region.
The trick with the three transitor diffstage to the left will work in a opamp with swing but I do not think it will work here. I suggest you sense the Vctlp and Vctln voltage with two source followers and connect the sources together with two resistors and use the middle point together with Vref to get the error signal for the CM loop.
|