Homer
Junior Member
Offline
Posts: 14
|
Hi,
I'm trying to implement a veriloga model for my pll design to predict jitter. I copied the block models from Ken's paper and merged them into one PLL loop schematic. For the loop filter I just use ideal devices with reasonable resistance and capacitance value. Please check the schematic drawing.
But the simulation is weird. It seems the simulator removed these LPF devices. The vcoin voltage is Mega Volt once chpp output current. And I can't find the node between resistor and capacitor in the simulation result.
|