bit_an
New Member
Offline
Posts: 2
Germany
|
Dear Friends, I am newbie to hardware design. I am looking forward to design an oversampling CDR. Typically it should have very fast frequency acquisition time. In my system, I have a odd phase clock input. I am sampling my data with this clock. Now I am searching for an algorithm to detect the phase at the mid point of the data (thereby locks in no time). In theory you need a FIFO for such operation. But I am trying to avoid it as a performance measure. Typically I should need a phase selector which is driven by this algorithm. There are papers in the web related to the topic. But being new to this field some tips and examples would be very helpful
|