ywguo
|
Hello,
I am designing a comparator used in pipelined ADC. As well known, they are low resolution dynamic comparators because digital error correction can correct the offset voltage.
The comparator looks very simple. It was presented by Thomas Byunghak Cho and Paul R. Gray in 1995. The threshold voltage is determined by reference voltage and the W/L ratios of the input NMOS pair that work in linear region.
However, when I simulate, it shows obviously metastability. At the same time, in some input range it gives wrong outputs. Even though I try to change the W/L ratio of each transistos, it cannot elimante all the problems at different process, voltage, and temperature corners.
Would you like to explain the phenomemon or advise any references?
Thanks in advance!
Yawei Guo Feb. 29, 2004
|